Difference between revisions of "CoE 197U S2 AY 2022-2023"
Jump to navigation
Jump to search
Line 28: | Line 28: | ||
* Introduction to CoE 197U | * Introduction to CoE 197U | ||
| | | | ||
− | * Syllabus [ PDF] | + | * Syllabus [PDF] |
| | | | ||
* Lab orientation | * Lab orientation | ||
Line 46: | Line 46: | ||
| | | | ||
* [[CoE197U-A1.1]]: IC Fabrication and Scaling | * [[CoE197U-A1.1]]: IC Fabrication and Scaling | ||
− | |||
|- | |- | ||
| style="text-align:center;" | 2 | | style="text-align:center;" | 2 | ||
Line 58: | Line 57: | ||
* Determine key CMOS inverter metrics and understand their significance in the analysis and design process. | * Determine key CMOS inverter metrics and understand their significance in the analysis and design process. | ||
| | | | ||
− | * Slides: MOS [ PDF] | + | * Slides: MOS [PDF] |
− | * Slides: CMOS Inverter [ PDF] | + | * Slides: CMOS Inverter [PDF] |
| | | | ||
− | * | + | * Lab 01: Tool Familiarization |
|- | |- | ||
| style="text-align:center;" | 3 | | style="text-align:center;" | 3 | ||
Line 73: | Line 72: | ||
* Design multistage networks for optimal speed | * Design multistage networks for optimal speed | ||
| | | | ||
− | * Slides: CMOS Gates [ PDF] | + | * Slides: CMOS Gates [PDF] |
− | * Slides: Logical Effort [ PDF] | + | * Slides: Logical Effort [PDF] |
| | | | ||
− | * [[CoE197U-A3.1]]: Logical Effort | + | <!-- * [[CoE197U-A3.1]]: Logical Effort --> |
− | * [https://uvle.upd.edu.ph/mod/resource/view.php?id=144103 Lab 03]: Inverter Characteristics, Ring Oscillator, and Buffers | + | <!-- * [https://uvle.upd.edu.ph/mod/resource/view.php?id=144103 Lab 03]: Inverter Characteristics, Ring Oscillator, and Buffers --> |
|- | |- | ||
| style="text-align:center;" | 4 | | style="text-align:center;" | 4 | ||
Line 89: | Line 88: | ||
* Model interconnects as parasitic resistances and capacitances and estimate corresponding delay | * Model interconnects as parasitic resistances and capacitances and estimate corresponding delay | ||
| | | | ||
− | * Slides: Power and Energy [ PDF] | + | * Slides: Power and Energy [PDF] |
− | * Slides: Interconnects [ PDF] | + | * Slides: Interconnects [PDF] |
| | | | ||
− | * [https://uvle.upd.edu.ph/mod/resource/view.php?id=199635 Lab 04] : Static Logic Gates and Logical Effort | + | <!-- * [https://uvle.upd.edu.ph/mod/resource/view.php?id=199635 Lab 04] : Static Logic Gates and Logical Effort --> |
|- | |- | ||
| style="text-align:center;" | 5 | | style="text-align:center;" | 5 | ||
Line 104: | Line 103: | ||
* Design and characterize basic memory elements | * Design and characterize basic memory elements | ||
| | | | ||
− | * Slides: Memory [ PDF] | + | * Slides: Memory [PDF] |
− | * Slides: Timing [ PDF] | + | * Slides: Timing [PDF] |
| | | | ||
− | * [[CoE197U-A5.1]]: Timing | + | <!-- * [[CoE197U-A5.1]]: Timing --> |
− | * [https://uvle.upd.edu.ph/mod/resource/view.php?id=199751 Lab 05] : Power Delay Product and Memory Elements | + | <!-- * [https://uvle.upd.edu.ph/mod/resource/view.php?id=199751 Lab 05] : Power Delay Product and Memory Elements --> |
|- | |- | ||
| style="text-align:center;" colspan="5" | ''Part II: Analog Integrated Circuits'' | | style="text-align:center;" colspan="5" | ''Part II: Analog Integrated Circuits'' | ||
Line 126: | Line 125: | ||
* Videos: [https://www.youtube.com/watch?v=4tEYeFiYwWI&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=1 Part 1] [https://www.youtube.com/watch?v=lD7ejAl4Ue4&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=2 Part 2] | * Videos: [https://www.youtube.com/watch?v=4tEYeFiYwWI&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=1 Part 1] [https://www.youtube.com/watch?v=lD7ejAl4Ue4&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=2 Part 2] | ||
| | | | ||
− | * Lab 06: Introduction to Analog Design | + | <!-- * Lab 06: Introduction to Analog Design --> |
|- | |- | ||
| style="text-align:center;" | 7 | | style="text-align:center;" | 7 | ||
Line 140: | Line 139: | ||
* Videos: [https://www.youtube.com/watch?v=1AzlCV_AXgg&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=3 Part 1] [https://www.youtube.com/watch?v=I3I6CBye0rU&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=4 Part 2] [https://www.youtube.com/watch?v=55w6EXRSR1M&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=5 Part 3] | * Videos: [https://www.youtube.com/watch?v=1AzlCV_AXgg&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=3 Part 1] [https://www.youtube.com/watch?v=I3I6CBye0rU&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=4 Part 2] [https://www.youtube.com/watch?v=55w6EXRSR1M&list=PL4if6jkKNTz9RgsB4Gq_g374b4oLYOAeH&index=5 Part 3] | ||
| | | | ||
− | * Lab 07: CS Amplifier and Frequency Response | + | <!-- * Lab 07: CS Amplifier and Frequency Response --> |
|- | |- | ||
| style="text-align:center;" | 8 | | style="text-align:center;" | 8 | ||
Line 155: | Line 154: | ||
* Slides: High-Swing Current Sources [https://drive.google.com/file/d/15dsEE2jcVoUNasZmvCOlewN77UxfOieB/view?usp=sharing PDF] | * Slides: High-Swing Current Sources [https://drive.google.com/file/d/15dsEE2jcVoUNasZmvCOlewN77UxfOieB/view?usp=sharing PDF] | ||
| | | | ||
− | * Lab 08: Current Mirrors and CS Amplifiers with Active Loads | + | <!-- * Lab 08: Current Mirrors and CS Amplifiers with Active Loads --> |
|- | |- | ||
| style="text-align:center;" | 9 | | style="text-align:center;" | 9 | ||
Line 171: | Line 170: | ||
* Slides: Miller Op-Amp [https://drive.google.com/file/d/1ARDhJZ5SXZ9aMOgDCBVHqwkQAiG0FLsn/view?usp=sharing PDF] | * Slides: Miller Op-Amp [https://drive.google.com/file/d/1ARDhJZ5SXZ9aMOgDCBVHqwkQAiG0FLsn/view?usp=sharing PDF] | ||
| | | | ||
− | * Lab 09: Differential Pairs and Two-Stage MOS OTA | + | <!-- * Lab 09: Differential Pairs and Two-Stage MOS OTA --> |
|- | |- | ||
| style="text-align:center;" | 10 | | style="text-align:center;" | 10 | ||
Line 184: | Line 183: | ||
* Slides: Folded Cascode [https://drive.google.com/file/d/1Tg0ZyYzh-rQPGdOqmonEXNXNYPkhJ-aW/view?usp=sharing PDF] | * Slides: Folded Cascode [https://drive.google.com/file/d/1Tg0ZyYzh-rQPGdOqmonEXNXNYPkhJ-aW/view?usp=sharing PDF] | ||
| | | | ||
− | * Lab 10: (Project) Design of a Folded Cascode OTA | + | <!-- * Lab 10: (Project) Design of a Folded Cascode OTA --> |
|- | |- | ||
|} | |} |
Revision as of 16:58, 26 February 2023
- Introduction to Analog and Digital Integrated Circuit Design
- Semester Offered: 2nd semester
- Course Credit: Lecture: 3 units (2 units lecture, 1 unit lab)
Catalog Description
IC Fabrication. CMOS gates. Logical Effort. Interconnect. Memory Elements. MOS Amplifiers. Current Sources. Differential Amplifiers. Operational Transconductance Amplifiers.
Pre-req: EEE 41 or EEE 131. 5h (2 lec, 3 lab) 3 u.
Syllabus
Module | Topics | Outcomes | Resources | Activities |
---|---|---|---|---|
Part I: Digital Integrated Circuits | ||||
0 |
Feb 13-18
|
|
|
|
1 |
Feb 20-25 |
|
|
|
2 |
Feb 27-Mar 4 |
|
|
|
3 |
Mar 6-11 |
|
|
|
4 |
Mar 13-18 |
|
|
|
5 |
Mar 20-25 |
|
|
|
Part II: Analog Integrated Circuits | ||||
6 |
Apr 17-22
|
|
||
7 |
Apr 24-29
|
|
||
8 |
May 8-13
|
|
||
9 |
May 15-20 |
|
||
10 |
May 22-27
|
|
|
References
- Rabaey, Chandrakasan, Nikolic, Digital Integrated Circuits, 2ed., Pearson 2002.
- Gray, Hurst, Lewis, Meyer, Analysis & Design of Analog Integrated Circuits, Wiley 2001.
- Johns, Martin, Analog Integrated Circuit Design, Wiley 1997.
- Design of Analog CMOS Integrated Circuits, Behzad Razavi, McGraw-Hill, 2000.
- R. Jacob Baker, Circuit Design, Layout,and Simulation, 4ed., IEEE Press 2019.