Difference between revisions of "CoE 197U S2 AY 2021-2022"
Jump to navigation
Jump to search
(Created page with "* '''Introduction to Analog and Digital Integrated Circuit Design''' * Semester Offered: 2nd semester * Course Credit: Lecture: 3 units (2 units lecture, 1 unit lab) == Catal...") |
Ryan Antonio (talk | contribs) m (→Syllabus) |
||
Line 31: | Line 31: | ||
| | | | ||
* [[CoE197U-A1.1]]: IC Fabrication and Scaling | * [[CoE197U-A1.1]]: IC Fabrication and Scaling | ||
− | * [https:// | + | * [https://uvle.upd.edu.ph/mod/resource/view.php?id=144085 Lab 01]: Introduction to LTSpice |
|- | |- | ||
| style="text-align:center;" | 2 | | style="text-align:center;" | 2 | ||
Line 43: | Line 43: | ||
| | | | ||
| | | | ||
− | * [https:// | + | * [https://uvle.upd.edu.ph/mod/resource/view.php?id=144093 Lab 02]: The MOSFET Switch and The Inverter |
|- | |- | ||
| style="text-align:center;" | 3 | | style="text-align:center;" | 3 | ||
Line 58: | Line 58: | ||
| | | | ||
* [[CoE197U-A3.1]]: Logical Effort | * [[CoE197U-A3.1]]: Logical Effort | ||
− | * [https:// | + | * [https://uvle.upd.edu.ph/mod/resource/view.php?id=144103 Lab 03]: Inverter Characteristics, Ring Oscillator, and Buffers |
|- | |- | ||
| style="text-align:center;" | 4 | | style="text-align:center;" | 4 | ||
Line 72: | Line 72: | ||
* Slides: Interconnects [https://drive.google.com/file/d/1Or0KnHb3v0awBcXZHd8CfN2oEP5l3cRj/view?usp=sharing PDF] | * Slides: Interconnects [https://drive.google.com/file/d/1Or0KnHb3v0awBcXZHd8CfN2oEP5l3cRj/view?usp=sharing PDF] | ||
| | | | ||
− | * [https://drive.google.com/drive/folders/1HtOJQGC0XJqgDrctXn14LnqV1bDGPJv4?usp=sharing Lab | + | * [https://drive.google.com/drive/folders/1HtOJQGC0XJqgDrctXn14LnqV1bDGPJv4?usp=sharing Lab 04] : Static Logic Gates and Logical Effort |
|- | |- | ||
| style="text-align:center;" | 5 | | style="text-align:center;" | 5 | ||
Line 88: | Line 88: | ||
| | | | ||
* [[CoE197U-A5.1]]: Timing | * [[CoE197U-A5.1]]: Timing | ||
− | * [https://drive.google.com/drive/folders/1blJPdFy2G7IbzKCFb-2kXf1_vAcJGQ9O?usp=sharing Lab | + | * [https://drive.google.com/drive/folders/1blJPdFy2G7IbzKCFb-2kXf1_vAcJGQ9O?usp=sharing Lab 05] : Power Delay Product and Timing |
|- | |- | ||
| style="text-align:center;" colspan="5" | ''Part II: Analog Integrated Circuits'' | | style="text-align:center;" colspan="5" | ''Part II: Analog Integrated Circuits'' |
Revision as of 09:07, 28 January 2022
- Introduction to Analog and Digital Integrated Circuit Design
- Semester Offered: 2nd semester
- Course Credit: Lecture: 3 units (2 units lecture, 1 unit lab)
Catalog Description
IC Fabrication. CMOS gates. Logical Effort. Interconnect. Memory Elements. MOS Amplifiers. Current Sources. Differential Amplifiers. Operational Transconductance Amplifiers. Pre-req: EEE 41 or EEE 131. 5h (2 lec, 3 lab) 3 u.
Syllabus
Module | Topics | Outcomes | Resources | Activities |
---|---|---|---|---|
Part I: Digital Integrated Circuits | ||||
1 |
|
|
| |
2 |
|
| ||
3 |
|
| ||
4 |
|
| ||
5 |
|
| ||
Part II: Analog Integrated Circuits | ||||
6 |
|
|
||
7 |
|
|
||
8 |
|
|
||
9 |
|
|||
10 |
|
|
|
References
- Rabaey, Chandrakasan, Nikolic, Digital Integrated Circuits, 2ed., Pearson 2002.
- Gray, Hurst, Lewis, Meyer, Analysis & Design of Analog Integrated Circuits, Wiley 2001.
- Johns, Martin, Analog Integrated Circuit Design, Wiley 1997.
- Design of Analog CMOS Integrated Circuits, Behzad Razavi, McGraw-Hill, 2000.
- R. Jacob Baker, Circuit Design, Layout,and Simulation, 4ed., IEEE Press 2019.