Difference between revisions of "CoE 197U S2 AY 2023-2024"
Jump to navigation
Jump to search
Line 91: | Line 91: | ||
<!-- * [[CoE197U-A3.1]]: Logical Effort --> | <!-- * [[CoE197U-A3.1]]: Logical Effort --> | ||
* [https://drive.google.com/file/d/1IgdNWWsXWqQegJP914KjZ7m4zVZ5LEQo/view?usp=sharing HW] Module 3 HW (final extension May 5) | * [https://drive.google.com/file/d/1IgdNWWsXWqQegJP914KjZ7m4zVZ5LEQo/view?usp=sharing HW] Module 3 HW (final extension May 5) | ||
− | * Lab 03: Static CMOS Gates | + | * [https://drive.google.com/file/d/18_k97CdiAwOJ8LjWhrWcoZDJZjG6fyq7/view?usp=sharing Lab 03]: Static CMOS Gates |
|- | |- | ||
| style="text-align:center;" | 4 | | style="text-align:center;" | 4 | ||
Line 106: | Line 106: | ||
* Slides: Interconnects [PDF] | * Slides: Interconnects [PDF] | ||
| | | | ||
− | * Lab 04: Delay Optimization and Considerations in Digital Design | + | * [https://drive.google.com/file/d/18gbBWwj7zG1ZT50RKUn0-Tzt9UlY54cI/view?usp=sharing Lab 04]: Delay Optimization and Considerations in Digital Design |
|- | |- | ||
| style="text-align:center;" | 5 | | style="text-align:center;" | 5 | ||
Line 125: | Line 125: | ||
| | | | ||
<!-- * [[CoE197U-A5.1]]: Timing --> | <!-- * [[CoE197U-A5.1]]: Timing --> | ||
− | * Lab 05: Memory and Timing | + | * [https://drive.google.com/file/d/18xW5VQe0fCq5LPwyIVDOGgq52GE9xU0-/view?usp=sharing Lab 05]: Memory and Timing |
|- | |- | ||
| style="text-align:center;" colspan="5" | ''March 23: Long Exam 1'' | | style="text-align:center;" colspan="5" | ''March 23: Long Exam 1'' |
Revision as of 19:04, 6 February 2024
- Introduction to Analog and Digital Integrated Circuit Design
- Semester Offered: 2nd semester
- Course Credit: Lecture: 3 units (2 units lecture, 1 unit lab)
Contents
Catalog Description
IC Fabrication. CMOS gates. Logical Effort. Interconnect. Memory Elements. MOS Amplifiers. Current Sources. Differential Amplifiers. Operational Transconductance Amplifiers.
Pre-req: EEE 41 or EEE 131. 5h (2 lec, 3 lab) 3 u.
Schedule of Classes
Lecture: WF 10-11 am
Laboratory: M 10am-1 pm OR Th 2:30-5:30
Mode of Delivery
For lecture, it will be a mix of face-to-face, and synchronous and asynchronous remote learning.
For laboratory, it will be face-to-face at Rm 403.
Syllabus
Module | Topics | Outcomes | Resources | Activities |
---|---|---|---|---|
Part I: Digital Integrated Circuits | ||||
0 |
Feb 12-16
|
|
|
|
1 |
Feb 19-23 |
|
|
|
2 |
Feb 26-Mar 1 |
|
| |
3 |
Mar 4-8 |
|
||
4 |
Mar 11-15
|
|
|
|
5 |
Mar 18-22 |
|
| |
March 23: Long Exam 1 | ||||
Part II: Analog Integrated Circuits | ||||
6 |
Apr 8-12
|
|
| |
7 |
Apr 15-19
|
|
| |
8 |
Apr 22-26
|
|
|
|
9 |
Apr 29-May 3 |
|
| |
10 |
May 6-10
|
|
|
|
May 18: Long Exam 2 |
Grade distribution
60% Laboratory 30% Long Exams 10% Lecture Class Participation
References
- Rabaey, Chandrakasan, Nikolic, Digital Integrated Circuits, 2ed., Pearson 2002.
- Gray, Hurst, Lewis, Meyer, Analysis & Design of Analog Integrated Circuits, Wiley 2001.
- Johns, Martin, Analog Integrated Circuit Design, Wiley 1997.
- Design of Analog CMOS Integrated Circuits, Behzad Razavi, McGraw-Hill, 2000.
- R. Jacob Baker, Circuit Design, Layout,and Simulation, 4ed., IEEE Press 2019.