Difference between revisions of "CMOS Technology and Fabrication"

From Microlab Classes
Jump to navigation Jump to search
Line 13: Line 13:
 
Knowing how integrated devices are fabricated, and how the fabrication process affects the characteristics and performance of these devices, is one of the pillars of good analog circuit design. In analog design, we are interested in the relationships between the fabrication process steps and parameters to the device characteristics and performance.  
 
Knowing how integrated devices are fabricated, and how the fabrication process affects the characteristics and performance of these devices, is one of the pillars of good analog circuit design. In analog design, we are interested in the relationships between the fabrication process steps and parameters to the device characteristics and performance.  
  
However, most advances in CMOS fabrication processes are, most of the time, driven by digital circuits. In order to take advantage of these new processes, analog designers have been forced to be more creative and innovative.
+
{|
 +
| [[File:Stillmaker2017 area scaling.png|thumb|300px|Figure 1: Area improvement due to scaling<ref name="stillmaker2017">Aaron Stillmaker, Bevan Baas, Scaling equations for the accurate prediction of CMOS device performance from 180nm to 7nm, Integration, Volume 58, 2017, Pages 74-81, ISSN 0167-9260, https://doi.org/10.1016/j.vlsi.2017.02.002.</ref>.
 +
|
 +
|
 +
|-
 +
|}
 +
 
 +
However, most advances in CMOS fabrication processes are, most of the time, driven by the performance requirements of digital circuits. As we can see in Figs. 1-3, scaling offers significant improvement in device area, speed, and power consumption. In order to take advantage of these new processes, analog designers have been forced to be more creative and innovative.
  
 
== Sources ==
 
== Sources ==

Revision as of 16:59, 12 September 2020

Welcome to EE 220!

Since we are offering this class remotely, there will be many changes to our normal course delivery:

  1. There will be no face-to-face lecture classes. All the material will be made available via this site.
  2. There will be more emphasis on student-centric activities, e.g. analysis, design, and simulations. Thus, you will be mostly "learning by doing". In this context, we will set aside an hour every week for consultations and questions via video-conferencing.
  3. Grades will be based on the submitted deliverables from the activities. Though we will not be very strict regarding the deadlines, it is a good idea to keep up with the class schedule and avoid cramming later in the semester.
Please remember that this semester is very different from those before, and please make sure you inform me if you have any issues or difficulties regarding the class. Also, keep in mind that you will need to pay a bit more attention to your time management as it will play a critical role during the course of the semester.

Let's get started!

CMOS Technology Review

Knowing how integrated devices are fabricated, and how the fabrication process affects the characteristics and performance of these devices, is one of the pillars of good analog circuit design. In analog design, we are interested in the relationships between the fabrication process steps and parameters to the device characteristics and performance.

[[File:Stillmaker2017 area scaling.png|thumb|300px|Figure 1: Area improvement due to scaling[1].

However, most advances in CMOS fabrication processes are, most of the time, driven by the performance requirements of digital circuits. As we can see in Figs. 1-3, scaling offers significant improvement in device area, speed, and power consumption. In order to take advantage of these new processes, analog designers have been forced to be more creative and innovative.

Sources

  • Phillip Allen's slides on CMOS fabrication.

References

  1. Aaron Stillmaker, Bevan Baas, Scaling equations for the accurate prediction of CMOS device performance from 180nm to 7nm, Integration, Volume 58, 2017, Pages 74-81, ISSN 0167-9260, https://doi.org/10.1016/j.vlsi.2017.02.002.